- Single-Chip RF Transceiver for 868-MHz and 915-MHz ISM Bands
- 850-MHz to 950-MHz Operation
- FM/FSK Operation for Transmit and Receive
- 24-Bit Direct Digital Synthesizer (DDS) With 11-Bit DAC
- On-Chip VCO and PLL
- On-Chip Reference Oscillator
- Minimal External Components Required
- Low Power Consumption
- Typical Output Power of 4.5 dBm

- Typical Output Frequency Resolution of 230 Hz
- Ultrafast Lock Times From DDS Implementation
- Two Fully-Programmable Operational Modes
- 2.2-V to 3.6-V Operation
- Fast Radio Strength Signal Indicator (RSSI)
- Flexible Serial Interface to TI MSP430 Microcontroller
- 48-Pin Low-Profile Plastic Quad Flat Package (PQFP)

These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.
The TRF6900A single-chip solution is an integrated circuit intended for use as a low cost FSK transceiver to establish a frequency-agile, half-duplex, bidirectional RF link. The device is available in a 48-lead TQFP package and is designed to provide a fully-functional multichannel FM transceiver. The chip is intended for linear (FM) or digital (FSK) modulated applications in the new 868-MHz European band and the North American 915-MHz ISM band. The single chip transceiver operates down to 2.2 V and is expressly designed for low power consumption. The synthesizer has a typical channel spacing of approximately 230 Hz to allow narrow-band as well as wide-band application. Due to the narrow channel spacing of the direct digital synthesizer (DDS), the DDS can be used to adjust the TX/RX frequency and allows the use of inexpensive reference crystals.

Two fully-programmable operation modes, Mode0 and Mode1, allow extremely fast switching between two preprogrammed settings (e.g., receive(RX)/transmit(TX); TX_frequency_0/TX_frequency_1; RX_frequency_0/RX_frequency_1; ...). Each functional block of the transceiver can be specifically enabled or disabled via the serial interface.

**ISM band standards**

Europe has assigned a new unlicensed frequency band of 868 MHz to 870 MHz. This new band is specifically defined for short range devices with duty cycles from 0.1% to 100% in several sub-bands. The existing 433-MHz band for short-range devices in Europe has the great disadvantage of very high usage. The new European frequency band, due to the duty cycle assignment, allows a reliable RF link and makes many new applications possible.

The North American unlicensed ISM (industrial, scientific, and medical) band covers 902 MHz to 928 MHz (center frequency of 915 MHz), and is suitable for short range RF links.

**transmitter**

The transmitter consists of an integrated VCO, a complete fully-programmable direct digital synthesizer, and a power amplifier. The internal VCO can be used with an external tank circuit or an external VCO. The divider, prescaler, and reference oscillator require only the addition of an external crystal and a loop filter to provide a complete DDS with a typical frequency resolution of 230 Hz.

The 8-bit FSK frequency deviation register determines the frequency deviation in FSK mode. The modulation itself is done in the direct digital synthesizer, hence no additional external components are necessary.

Since the typical RF output power is approximately 4.5 dBm, no additional external RF power amplifier is necessary in most applications.

**receiver**

The integrated receiver is intended to be used as a single-conversion FSK receiver. It consists of a low-noise amplifier, mixer, IF amplifier, limiter, FM/FSK demodulator with an external LC tank circuit, and a data slicer. The receive strength signal indicator (RSSI) can be used for fast carrier sense detection or as an on/off keying, or amplitude shift keying, (OOK/ASK) demodulator. In the learning mode, during a learning sequence (0,1,0,1,0,...), the initial tolerances of the LC demodulator tank circuit are compensated and an external capacitor is charged to a dc voltage that is proportional to the average demodulation dc level. This level is the zero reference for the data slicer to generate the logical levels of the data sequence that follow the learning sequence. Using the internal data switch, the demodulated OOK and FSK signals are available at the same DATA_OUT terminal.

**baseband interface**

The TRF6900A can easily be interfaced to a baseband processor such as the Texas Instruments MSP430 ultralow-power microcontroller (see Figure 1). The TRF6900A serial control registers are programmed by the MSP430 and the MSP430 performs baseband operations in software.
Figure 1. System Block Diagram for Interfacing to the MSP430 Microcontroller
### Terminal Functions

<table>
<thead>
<tr>
<th>TERMINAL NAME</th>
<th>NO.</th>
<th>I/O</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>AMP_CAP</td>
<td>31</td>
<td>I/O</td>
<td>Connection for LPF amplifier/post-detection amplifier capacitor/resistor used to reduce the internal low-pass filter frequency and to adjust the post-detection gain.</td>
</tr>
<tr>
<td>AMP_IN</td>
<td>32</td>
<td>I</td>
<td>Analog post-detection amplifier input</td>
</tr>
<tr>
<td>AMP_OUT</td>
<td>30</td>
<td>O</td>
<td>Analog post-detection amplifier output</td>
</tr>
<tr>
<td>CLOCK</td>
<td>26</td>
<td>I</td>
<td>Serial interface clock signal</td>
</tr>
<tr>
<td>DATA</td>
<td>27</td>
<td>I</td>
<td>Serial interface data signal</td>
</tr>
<tr>
<td>DATA_OUT</td>
<td>28</td>
<td>O</td>
<td>Digital output of the data slicer, active high</td>
</tr>
<tr>
<td>DDS_GND</td>
<td>15</td>
<td>O</td>
<td>Direct digital synthesizer ground</td>
</tr>
</tbody>
</table>
### Terminal Functions (Continued)

<table>
<thead>
<tr>
<th>TERMINAL NAME</th>
<th>NO.</th>
<th>I/O</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>DDS_VCC</td>
<td>18</td>
<td></td>
<td>Direct digital synthesizer supply voltage</td>
</tr>
<tr>
<td>DEM_GND</td>
<td>38</td>
<td></td>
<td>Quadrature demodulator ground</td>
</tr>
<tr>
<td>DEM_TANK</td>
<td>34, 35</td>
<td>I/O</td>
<td>Quadrature demodulator tank connection</td>
</tr>
<tr>
<td>DEM_VCC</td>
<td>36</td>
<td></td>
<td>Quadrature demodulator supply voltage</td>
</tr>
<tr>
<td>DIG_GND</td>
<td>21</td>
<td></td>
<td>Digital ground</td>
</tr>
<tr>
<td>DIG_VCC</td>
<td>20</td>
<td></td>
<td>Digital supply voltage</td>
</tr>
<tr>
<td>IF_GND</td>
<td>40</td>
<td></td>
<td>Intermediate frequency (IF) section ground</td>
</tr>
<tr>
<td>IF1_IN</td>
<td>42</td>
<td>I</td>
<td>Single-ended input for the 1st intermediate frequency (IF) amplifier</td>
</tr>
<tr>
<td>IF1_OUT</td>
<td>41</td>
<td>O</td>
<td>Single-ended output for the 1st intermediate frequency (IF) amplifier</td>
</tr>
<tr>
<td>IF2_IN</td>
<td>39</td>
<td>I</td>
<td>Single-ended input for the 2nd IF amplifier/limiter</td>
</tr>
<tr>
<td>LNA_GND</td>
<td>1, 3</td>
<td>I</td>
<td>Low-noise amplifier ground</td>
</tr>
<tr>
<td>LNA_IN</td>
<td>2</td>
<td>I</td>
<td>Low-noise amplifier input</td>
</tr>
<tr>
<td>LNA_OUT</td>
<td>47</td>
<td>O</td>
<td>Low-noise amplifier output, open collector</td>
</tr>
<tr>
<td>LNA_VCC</td>
<td>48</td>
<td></td>
<td>Low-noise amplifier supply voltage</td>
</tr>
<tr>
<td>LOCKDET</td>
<td>11</td>
<td>O</td>
<td>PLL lock detect output, active high. PLL locked when LOCKDET = 1.</td>
</tr>
<tr>
<td>MIX_GND</td>
<td>43</td>
<td></td>
<td>Mixer ground</td>
</tr>
<tr>
<td>MIX_IN</td>
<td>46</td>
<td>I</td>
<td>Single-ended RF mixer input</td>
</tr>
<tr>
<td>MIX_OUT</td>
<td>44</td>
<td>O</td>
<td>Single-ended RF mixer output</td>
</tr>
<tr>
<td>MIX_VCC</td>
<td>45</td>
<td></td>
<td>Mixer supply voltage</td>
</tr>
<tr>
<td>MODE</td>
<td>17</td>
<td>I</td>
<td>Mode select input. The functionality of the device in Mode0 or Mode1 can be programmed via the A-, B-, C-, and D-word of the serial control interface.</td>
</tr>
<tr>
<td>GND</td>
<td>22</td>
<td></td>
<td>Ground</td>
</tr>
<tr>
<td>PA_GND</td>
<td>6</td>
<td></td>
<td>Power amplifier ground</td>
</tr>
<tr>
<td>PA_OUT</td>
<td>5</td>
<td>O</td>
<td>Power amplifier output, open collector</td>
</tr>
<tr>
<td>PA_VCC</td>
<td>4</td>
<td></td>
<td>Power amplifier supply voltage</td>
</tr>
<tr>
<td>PD_OUT1</td>
<td>10</td>
<td>O</td>
<td>Charge pump output – PLL in locked condition</td>
</tr>
<tr>
<td>PD_OUT2</td>
<td>9</td>
<td>O</td>
<td>Charge pump output – PLL in unlocked condition</td>
</tr>
<tr>
<td>PD_SET</td>
<td>8</td>
<td></td>
<td>Charge pump current setting terminal. An external resistor (Rpd) is connected to this terminal to set the nominal charge pump current.</td>
</tr>
<tr>
<td>PLL_GND</td>
<td>7</td>
<td></td>
<td>PLL ground</td>
</tr>
<tr>
<td>PLL_VCC</td>
<td>12</td>
<td></td>
<td>PLL supply voltage</td>
</tr>
<tr>
<td>RSSI_OUT</td>
<td>33</td>
<td>O</td>
<td>Receive strength signal indicator, analog output</td>
</tr>
<tr>
<td>S&amp;H_CAP</td>
<td>29</td>
<td>I/O</td>
<td>Connection for sample and hold capacitor for the data slicer. This capacitor determines the integration time constant of the integrator while in the learning mode.</td>
</tr>
<tr>
<td>STDBY</td>
<td>16</td>
<td>I</td>
<td>Standby control for the TRF6900A, active low. While STDBY = 0, the contents of the control registers are still valid and can be programmed via the serial control interface.</td>
</tr>
<tr>
<td>STROBE</td>
<td>25</td>
<td>I</td>
<td>Serial interface strobe signal</td>
</tr>
<tr>
<td>TX_DATA</td>
<td>19</td>
<td></td>
<td>Digital modulation buffered input for FSK/FM modulation of the carrier, active high</td>
</tr>
<tr>
<td>VCO_TANK1</td>
<td>13</td>
<td>I</td>
<td>VCO tank circuit connection. Should be left open if an external VCO is used.</td>
</tr>
<tr>
<td>VCO_TANK2</td>
<td>14</td>
<td>I</td>
<td>VCO tank circuit connection. May also be used to input an external VCO signal.</td>
</tr>
<tr>
<td>VREF</td>
<td>37</td>
<td>I</td>
<td>Reference voltage for the quadrature demodulator</td>
</tr>
<tr>
<td>XOISC1</td>
<td>23</td>
<td>O</td>
<td>Reference crystal oscillator connection</td>
</tr>
<tr>
<td>XOISC2</td>
<td>24</td>
<td>I</td>
<td>Reference crystal oscillator connection. May be used as a single-ended clock input if an external crystal is not used.</td>
</tr>
</tbody>
</table>
absolute maximum ratings over operating free-air temperature (unless otherwise noted)†

Supply voltage range, PA_VCC, PLL_VCC, DDS_VCC, DIG_VCC, DEM_VCC, MIX_VCC, LNA_VCC (see Note 1) ........................................ –0.6 to 4.5 Vdc
Input voltage, \( V_I \) (logic signals) .......................................................... –0.6 to 4.5 Vdc
Storage temperature range, \( T_{stg} \) .......................................................... –65°C to 150°C

† Stresses beyond those listed under “absolute maximum ratings” may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under “recommended operating conditions” is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTE 1: All GND and VCC terminals must be connected to either ground or supply, respectively, even if the function block is not used.

recommended operating conditions

<table>
<thead>
<tr>
<th>Parameter</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>Supply voltage, PA_VCC, PLL_VCC, DIG_VCC, DDS_VCC, DEM_VCC, MIX_VCC, LNA_VCC</td>
<td>2.2</td>
<td>3.6</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>Operating temperature</td>
<td>–20</td>
<td>60</td>
<td>°C</td>
<td></td>
</tr>
<tr>
<td>High-level input voltage, ( V_{IH} ) (DATA, CLOCK, STROBE, TX_DATA, MODE, STDBY)</td>
<td>( V_{CC} )–0.5</td>
<td>V</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Low-level input voltage, ( V_{IL} ) (DATA, CLOCK, STROBE, TX_DATA, MODE, STDBY)</td>
<td>0.5</td>
<td>V</td>
<td></td>
<td></td>
</tr>
<tr>
<td>High-level output voltage, ( V_{OH} ) (LOCKDET, DATA_OUT); ( I_{OH} = 0.5 ) mA</td>
<td>( V_{CC} )–0.5</td>
<td>V</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Low-level output voltage, ( V_{OL} ) (LOCKDET, DATA_OUT); ( I_{OL} = 0.5 ) mA</td>
<td>0.5</td>
<td>V</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

electrical characteristics over full range of operating conditions, (typical values are at PA_VCC, PLL_VCC, DDS_VCC, DIG_VCC, DEM_VCC, MIX_VCC, LNA_VCC = 3 V, \( T_A = 25°C \)) (unless otherwise noted)

supply current consumption in each mode

<table>
<thead>
<tr>
<th>MODE</th>
<th>ACTIVE STAGES</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>Power down (standby mode)</td>
<td>None</td>
<td>0.5</td>
<td>5</td>
<td>µA</td>
<td></td>
</tr>
<tr>
<td>RX – FSK (narrow-band) or Carrier sense</td>
<td>DDS, PLL, VCO, LNA (normal mode), mixer, first IF amplifier, limiter, (demodulator, LPF amplifier, data slicer or RSSI)</td>
<td>26</td>
<td>34</td>
<td>mA</td>
<td></td>
</tr>
<tr>
<td>TX</td>
<td>DDS, PLL, VCO, PA</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>PA STATE</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0-dB attenuation</td>
<td></td>
<td></td>
<td></td>
<td>mA</td>
<td></td>
</tr>
<tr>
<td>10-dB attenuation</td>
<td></td>
<td></td>
<td></td>
<td>mA</td>
<td></td>
</tr>
<tr>
<td>20-dB attenuation</td>
<td></td>
<td></td>
<td></td>
<td>mA</td>
<td></td>
</tr>
<tr>
<td>PA disabled</td>
<td></td>
<td></td>
<td></td>
<td>mA</td>
<td></td>
</tr>
</tbody>
</table>
electrical characteristics over full range of operating conditions, (typical values are at PA_VCC, PLL_VCC, DDS_VCC, DIG_VCC, DEM_VCC, MIX_VCC, LNA_VCC = 3 V, T_A = 25°C) (unless otherwise noted) (continued)

**LNA/RF mixer**

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>TEST CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>RF frequency range</td>
<td>LNA in normal mode</td>
<td>850</td>
<td>930</td>
<td></td>
<td>MHz</td>
</tr>
<tr>
<td></td>
<td>LNA in low-gain mode</td>
<td></td>
<td></td>
<td></td>
<td>dBm</td>
</tr>
<tr>
<td>LNA gain</td>
<td>LNA in normal mode</td>
<td>9</td>
<td>13</td>
<td></td>
<td>dB</td>
</tr>
<tr>
<td></td>
<td>LNA in low-gain mode</td>
<td>2</td>
<td></td>
<td></td>
<td>dB</td>
</tr>
<tr>
<td>LNA noise figure</td>
<td>LNA in normal mode</td>
<td>–20</td>
<td>–15</td>
<td></td>
<td>dBm</td>
</tr>
<tr>
<td></td>
<td>LNA in low-gain mode</td>
<td>–18</td>
<td>–13</td>
<td></td>
<td>dBm</td>
</tr>
<tr>
<td>LNA input 1-dB compression</td>
<td>LNA in normal mode</td>
<td>–12</td>
<td>–5</td>
<td></td>
<td>dBm</td>
</tr>
<tr>
<td></td>
<td>LNA in low-gain mode</td>
<td>–6</td>
<td>1</td>
<td></td>
<td>dBm</td>
</tr>
<tr>
<td>LNA input impedance</td>
<td>See Figure 3</td>
<td></td>
<td></td>
<td></td>
<td>Ω</td>
</tr>
<tr>
<td>LNA output impedance</td>
<td>See Figure 4</td>
<td></td>
<td></td>
<td></td>
<td>Ω</td>
</tr>
<tr>
<td>LO frequency range</td>
<td>LNA in normal mode</td>
<td>850</td>
<td>950</td>
<td></td>
<td>MHz</td>
</tr>
<tr>
<td>IF frequency range</td>
<td>LNA in low-gain mode</td>
<td></td>
<td></td>
<td></td>
<td>MHz</td>
</tr>
<tr>
<td>Mixer conversion gain</td>
<td></td>
<td>10</td>
<td>21.4</td>
<td></td>
<td>Hz</td>
</tr>
<tr>
<td>Mixer SSB noise figure</td>
<td>IF frequency = 10.7 MHz</td>
<td></td>
<td>17.5</td>
<td></td>
<td>Hz</td>
</tr>
<tr>
<td>Mixer input impedance</td>
<td>See Figure 5</td>
<td></td>
<td></td>
<td></td>
<td>Ω</td>
</tr>
<tr>
<td>Mixer input IP3</td>
<td></td>
<td>–7</td>
<td>1</td>
<td></td>
<td>dBm</td>
</tr>
<tr>
<td>Mixer input 1-dB compression</td>
<td></td>
<td>–9</td>
<td></td>
<td></td>
<td>dBm</td>
</tr>
<tr>
<td>LO level at mixer input</td>
<td></td>
<td>–35</td>
<td></td>
<td></td>
<td>dBm</td>
</tr>
<tr>
<td>Mixer output impedance</td>
<td>IF frequency = 10.7 MHz</td>
<td></td>
<td>330</td>
<td></td>
<td>Ω</td>
</tr>
</tbody>
</table>

**VCO**

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>TEST CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>Frequency range</td>
<td></td>
<td>850</td>
<td>950</td>
<td></td>
<td>MHz</td>
</tr>
<tr>
<td>Tuning range</td>
<td></td>
<td></td>
<td></td>
<td>30</td>
<td>MHz</td>
</tr>
<tr>
<td>Phase noise</td>
<td>50-kHz offset</td>
<td></td>
<td>–86</td>
<td></td>
<td>dBc/Hz</td>
</tr>
<tr>
<td>Tuning voltage</td>
<td></td>
<td>0.5</td>
<td></td>
<td></td>
<td>V</td>
</tr>
</tbody>
</table>

VCC–0.4
electrical characteristics over full range of operating conditions, (typical values are at PA_VCC, PLL_VCC, DDS_VCC, DIG_VCC, DEM_VCC, MIX_VCC, LNA_VCC = 3 V, T_A = 25°C) (unless otherwise noted) (continued)

### 1st IF amplifier

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>TEST CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>IF amplifier frequency range</td>
<td></td>
<td>10</td>
<td>21.4</td>
<td>MHz</td>
<td></td>
</tr>
<tr>
<td>IF amplifier gain</td>
<td></td>
<td>5.5</td>
<td>7</td>
<td>dB</td>
<td></td>
</tr>
<tr>
<td>IF amplifier noise figure</td>
<td></td>
<td>11</td>
<td>13</td>
<td>dB</td>
<td></td>
</tr>
<tr>
<td>IF amplifier input 1-dB compression</td>
<td></td>
<td>−12</td>
<td>−3</td>
<td>dBm</td>
<td></td>
</tr>
<tr>
<td>IF amplifier input IP3</td>
<td></td>
<td>−3.5</td>
<td>4</td>
<td>dBm</td>
<td></td>
</tr>
<tr>
<td>IF amplifier input impedance</td>
<td>IF frequency = 10.7 MHz, See Figure 8</td>
<td>330</td>
<td></td>
<td>Ω</td>
<td></td>
</tr>
<tr>
<td>IF amplifier output impedance</td>
<td>IF frequency = 10.7 MHz, See Figure 9</td>
<td>330</td>
<td></td>
<td>Ω</td>
<td></td>
</tr>
</tbody>
</table>

### 2nd IF amplifier/limiter

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>TEST CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>IF amplifier/limiter frequency range</td>
<td></td>
<td>10</td>
<td>21.4</td>
<td>MHz</td>
<td></td>
</tr>
<tr>
<td>IF amplifier/limiter gain</td>
<td></td>
<td>80</td>
<td></td>
<td>dB</td>
<td></td>
</tr>
<tr>
<td>IF amplifier/limiter noise figure</td>
<td></td>
<td>9</td>
<td></td>
<td>dB</td>
<td></td>
</tr>
<tr>
<td>IF amplifier/limiter input impedance</td>
<td>IF frequency = 10.7 MHz, See Figure 10</td>
<td>330</td>
<td></td>
<td>Ω</td>
<td></td>
</tr>
</tbody>
</table>

### RSSI

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>TEST CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>RSSI range at limiter input</td>
<td></td>
<td>−80</td>
<td>−10</td>
<td>dBm</td>
<td></td>
</tr>
<tr>
<td>RSSI output voltage range</td>
<td></td>
<td>0.44</td>
<td>2.6</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>Nominal slope</td>
<td></td>
<td>19</td>
<td></td>
<td>mV/dB</td>
<td></td>
</tr>
<tr>
<td>Response time step from power off to −20 dBm at limiter input</td>
<td></td>
<td>1</td>
<td>5</td>
<td>µs</td>
<td></td>
</tr>
</tbody>
</table>

### low-pass filter amplifier [2nd order]

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>TEST CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>Internal low-pass filter frequency</td>
<td></td>
<td>0.75</td>
<td></td>
<td>MHz</td>
<td></td>
</tr>
</tbody>
</table>

### demodulator

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>TEST CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>Demodulation output bandwidth</td>
<td>IF frequency = 10.7 MHz</td>
<td>0.3</td>
<td></td>
<td>MHz</td>
<td></td>
</tr>
<tr>
<td>Acquisition range</td>
<td>IF frequency = 10.7 MHz</td>
<td>300</td>
<td></td>
<td>kHz</td>
<td></td>
</tr>
<tr>
<td>Slew rate†</td>
<td>IF frequency = 10.7 MHz</td>
<td>2</td>
<td></td>
<td>V/µs</td>
<td></td>
</tr>
</tbody>
</table>

† Dependent upon external LC tank circuit.

### data slicer

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>TEST CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>Output current</td>
<td>R_(load) = 3.3 kΩ, C_(load) = 10 pF</td>
<td>1</td>
<td></td>
<td>mA</td>
<td></td>
</tr>
<tr>
<td>Rise time</td>
<td>R_(load) = 3.3 kΩ, C_(load) = 10 pF</td>
<td>0.1</td>
<td></td>
<td>µs</td>
<td></td>
</tr>
</tbody>
</table>
electrical characteristics over full range of operating conditions. (typical values are at PA_VCC, PLL_VCC, DDS_VCC, DIG_VCC, DEM_VCC, MIX_VCC, LNA_VCC = 3 V, TA = 25 °C) (unless otherwise noted) (continued)

direct digital synthesizer (DDS)

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>TEST CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>Reference oscillator input frequency, f_ref</td>
<td>as oscillator</td>
<td>15</td>
<td>26</td>
<td>MHz</td>
<td></td>
</tr>
<tr>
<td></td>
<td>as buffer</td>
<td>15</td>
<td>26</td>
<td>MHz</td>
<td></td>
</tr>
<tr>
<td>Programmable DDS divider ratio</td>
<td>22 bits</td>
<td>0</td>
<td>4194303</td>
<td></td>
<td></td>
</tr>
<tr>
<td>DDS divider resolution, Δf</td>
<td>N × f_ref ÷ 2^24</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>FSK – modulation register ratio</td>
<td>8 bits</td>
<td>0</td>
<td>1020</td>
<td></td>
<td></td>
</tr>
<tr>
<td>FSK – modulation resolution</td>
<td>N × f_ref ÷ 2^22</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

PLL

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>TEST CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>RF input frequency</td>
<td>850</td>
<td>950</td>
<td>MHz</td>
<td></td>
<td></td>
</tr>
<tr>
<td>RF input power</td>
<td>Internal VCO bypassed; external input applied to VCO_TANK2</td>
<td>–10</td>
<td>dBm</td>
<td></td>
<td></td>
</tr>
<tr>
<td>RF input divider ratio, N</td>
<td>256</td>
<td>512</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>RF output frequency resolution</td>
<td>N × f_ref ÷ 2^24</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Charge pump current</td>
<td>Programmable with external resistor, 100 kΩ nominal, APLL = 0</td>
<td>70</td>
<td>µA</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

power amplifier

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>TEST CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>Frequency range</td>
<td>850</td>
<td>950</td>
<td>MHz</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Amplifier output power</td>
<td>0-dB attenuation</td>
<td>–1</td>
<td>4.5</td>
<td>dBm</td>
<td></td>
</tr>
<tr>
<td></td>
<td>10-dB attenuation</td>
<td>–5</td>
<td>–0.5</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>20-dB attenuation</td>
<td>–14</td>
<td>–8</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Amplifier off</td>
<td>–56</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Optimal load impedance</td>
<td>See Figure 22</td>
<td>Ω</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>2nd-order harmonic</td>
<td>VCC = 3 V, 0-dB attenuation</td>
<td>–13</td>
<td>dBc</td>
<td></td>
<td></td>
</tr>
<tr>
<td>3rd-order harmonic</td>
<td>VCC = 3 V, 0-dB attenuation</td>
<td>–27</td>
<td>dBc</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

typical mode switching and lock times

<table>
<thead>
<tr>
<th>OPERATION</th>
<th>TEST CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>Frequency hop time between adjacent channels, during receive†</td>
<td>From transition of MODE to DATA_OUT valid, Channel spacing = 500 kHz, APLL = 111b (maximum)</td>
<td>30</td>
<td>μs</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Receive-to-transmit turnaround time†</td>
<td>From transition of MODE to valid RF signal at PA_OUT, PLL locked, 10.7 MHz RX to TX separation</td>
<td>200</td>
<td>μs</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Transmit-to-receive turnaround time†</td>
<td>From transition of MODE to valid data at DATA_OUT, PLL locked, 10.7 MHz RX to TX separation</td>
<td>200</td>
<td>μs</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Standby to receive time†</td>
<td>From rising edge of STDBY to valid data at DATA_OUT, APLL = 111b (maximum)</td>
<td>600</td>
<td>μs</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Standby to transmit time†</td>
<td>From rising edge of STDBY to valid RF signal at PA_OUT, APLL = 111b (maximum)</td>
<td>500</td>
<td>μs</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

† Highly dependent upon loop filter topology.
timing data for serial interface (see Figure 2)

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>MIN</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>f(CLOCK)</td>
<td></td>
<td></td>
<td>MHz</td>
</tr>
<tr>
<td>t_w(CLKHI)</td>
<td>25</td>
<td></td>
<td>ns</td>
</tr>
<tr>
<td>t_w(CLKLO)</td>
<td>25</td>
<td></td>
<td>ns</td>
</tr>
<tr>
<td>t_su(DATA)</td>
<td>25</td>
<td></td>
<td>ns</td>
</tr>
<tr>
<td>t_h(DATA)</td>
<td>25</td>
<td></td>
<td>ns</td>
</tr>
<tr>
<td>t_w(STROBEHI)</td>
<td>25</td>
<td></td>
<td>ns</td>
</tr>
<tr>
<td>t_w(STROBELO)</td>
<td>25</td>
<td></td>
<td>ns</td>
</tr>
</tbody>
</table>

NOTE 2: CLOCK and DATA must both be low when STROBE is asserted (STROBE = 1).

Figure 2. Serial Data Interface Timing
detailed description

low-noise amplifier

The low-noise amplifier (LNA) provides a typical gain of 13 dB and a typical noise figure of 3.3 dB.

Two operating modes, normal and low-gain mode, can be selected. The normal operation mode is selected when maximum sensitivity at low input levels is required. If high RF input levels are applied to the TRF6900A, the LNA should be operated in the low-gain mode. This ensures a minimum of nonlinear distortions in the overall receiver chain.

![Figure 3. Typical LNA Input Impedance (S11) at Device Terminal LNA_IN](image)

![Figure 4. Typical LNA Output Impedance (S22) at Device Terminal LNA_OUT](image)

The low impedance of the LNA input can be easily matched to 50 Ω to interface with a filter or an RF switch. At the LNA open collector output, a filter network can be used for image suppression as well as impedance matching.

RF mixer

The RF mixer is designed to operate with the on-chip VCO. If an external LO is used, a typical drive level of –10 dBm should be applied at the VCO input terminal. The mixer is a conventional double-balanced Gilbert cell mixer designed to provide a high IP3, typically 1 dBm.

Since the mixer output’s push-pull amplifier has a 330-Ω output impedance, a conventional 330-Ω ceramic filter can be directly connected to the output without additional matching. The mixer output can also be directly connected to the 2nd IF amplifier/limiter input terminal, IF2_IN, through a single conventional 330-Ω ceramic filter, thus bypassing the 1st IF amplifier.

Figure 5 and Figure 6 show the RF mixer input and output impedances, respectively.
1st IF amplifier

The 1st IF amplifier provides a typical gain of 7 dB to compensate for losses caused by a ceramic filter. The input and output of the 1st IF amplifier are matched internally to 330 Ω, permitting direct connections to 330-Ω ceramic filters. If filters with different impedances are used, an impedance matching network is required.

A second filter can be connected between the 1st IF amplifier and the 2nd IF amplifier/limiter to increase the receiver selectivity. Alternatively, the RF mixer output can be directly connected to the 2nd IF amplifier as shown in Figure 7. A single ceramic filter can also be used to connect terminal 41 to terminal 39. In this case, a dc-blocking capacitor of 0.1 μF should be used to connect terminal 44 to 42 to maximize receiver sensitivity.

Figure 7. Bypassing the 1st IF Amplifier

Figure 8 and Figure 9 show the 1st IF amplifier input and output impedances, respectively.
2nd IF amplifier/limiter

The 2nd IF amplifier/limiter consists of several differential amplifier stages with an overall gain of approximately 80 dB. At the IF2_IN 330-Ω input, a minimum signal level of approximately 32 µV is required to generate a limited signal at the limiter output. The limiter output is directly fed to the FM/FSK demodulator.

Figure 10 shows the 2nd IF amplifier/limiter input impedance.
received signal strength indicator (RSSI)

The received signal strength indicator provides a voltage at terminal 33, RSSI_OUT, that is proportional to the RF limiter input level. The slope of the RSSI circuit is typically 19 mV/dB over a frequency range of 10 MHz to 21.4 MHz. Because of its ultrafast response time (typically 1 μs per –20 dBm to off step), the RSSI can easily be used as an amplitude-shift keying (ASK) or on/off keying (OOK) demodulator for data rates up to 100 kBit/sec.

FM/FSK demodulator

The demodulator is intended for analog (FM) and digital (FSK) frequency demodulation. It consists of a quadrature demodulator with an external LC tank circuit. A variable inductor, internal to the TRF6900A, operates in parallel with the external tank circuit (see Figure 13), and is used to adjust the external tank circuit’s resonant frequency. If the tolerances of the external demodulator tank circuit components can provide a maximum frequency error of less than 5%, then no additional adjustments are required. As long as the device is in the learning mode, the internal reactance automatically fine-adjusts the resonant frequency of the external LC tank circuit. Depending on the supply voltage, the tank circuit tuning range is approximately four times the discriminator 3-dB bandwidth.

While in the learning mode i.e., during a dc-free learning sequence of 0,1,0,1,0,...., the initial tolerances of the LC demodulator tank circuit are compensated and an external capacitor (connected to terminal 29, S&H_CAP) is charged to a dc voltage that is proportional to the average demodulation dc level. This level establishes the decision threshold voltage and consequently sets the zero reference for the data slicer to generate the logical levels of the data sequence that follow the learning sequence. Therefore, the user can use a non-dc-free data signal.

The demodulator will be automatically activated if the limiter (x_LIM) and low-pass filter amplifier (x_LPF) are activated and the data switch is set to FSK/FM reception (x_SW = 0).

data switch

The TRF6900A incorporates an internal data switch used to select the input signal for the low-pass filter amplifier/post detection amplifier. Depending on the settings in the Mode0 or Mode1 enable registers (C-word, D-word), the user can select between OOK/ASK or FSK baseband processing without having to change external components.

low-pass filter amplifier/post-detection amplifier

The low-pass filter amplifier/post-detection amplifier is configured to operate as a current-to-voltage amplifier and may be used to realize a low-pass filter for post detection. The low-pass amplifier bandwidth may be adjusted according to noise and signal bandwidth requirements. An internal 10-pF capacitor sets the maximum –3-dB corner frequency to approximately 0.75 MHz (see Figures 11 and 12).
low-pass filter amplifier/post-detection amplifier (continued)

The amplifier can be configured as a 1st or 2nd-order low-pass filter with bandwidths that are determined by external components. The internal resistor $R_2$ is set to 10 kΩ, hence the –3-dB corner frequency for a 2nd-order low-pass filter (as shown in Figure 12) can be derived from the following formula:

$$f_g = \frac{1}{2 \pi \sqrt{10 \text{k}\Omega \times R_1 \times C_1 \times C_2}}$$

where $C_1 \approx 3 \times C_2$

data slicer

The data slicer is fundamentally a comparator. The data slicer provides binary logic level signals, derived from the demodulated and low-pass filtered IF signal, that are able to drive external CMOS compatible inputs. The noninverting input is directly connected to the internal reference voltage, $V_{\text{ref}}$, and the inverting input is driven by the output of the low-pass filter amplifier/post-detection amplifier. The decision threshold of the data slicer is determined by the internal reference voltage, $V_{\text{ref}}$. The automatic frequency control (AFC) loop scheme for the TRF6900A is shown in Figure 13.

![Figure 13. AFC Loop to Control the Data Slicer Decision Threshold](image)

The integrator, acting as an error amplifier, takes the low-pass filtered output signal and generates a control voltage proportional to the frequency error of the external tank circuit as compared to the limiter output signal. By adjusting the value of the internal variable inductor, this control voltage is used to fine-tune the external tank to its nominal value.

The acquisition time of the AFC loop can be adjusted by an external capacitor connected to terminal 29, $S&H\_\text{CAP}$. This capacitor determines the integration time constant of the integrator while in learning mode. As a rule of thumb, the time constant of the AFC loop should be at least five times greater than the baseband signal fundamental period.

The time constant of the entire AFC control loop can be calculated as follows:

$$\tau_{\text{AFC}} = 22 \text{k}\Omega \times C_{\text{terminal 29}}$$
data slicer (continued)

The automatic frequency control loop controls the resonant frequency of the external LC tank without any additional external adjustments as long as learning mode operation is selected. If hold mode is selected, the AFC loop is open and an external dc voltage can be applied at terminal 29 to set the threshold of the data slicer. During learning mode, a precharged capacitor (connected to terminal 29, S&H_CAP) can be used to set the dc threshold voltage of the data slicer in hold mode.

In other words, the data slicer constantly integrates the incoming signal during the learning sequence (0,1,0,1,...) and charges the external capacitor connected to terminal 29, S&H_CAP to a dc voltage level, \( V_{\text{ref}} \), that is proportional to the average demodulation dc level. After a predefined time (dependent upon the application), the data slicer is switched to hold mode. The data slicer stops integrating and uses the voltage stored on the external capacitor as the decision threshold between a logic 0 or a logic 1 on the DATA_OUT terminal 28.

reference oscillator

The reference oscillator provides the DDS system clock. It allows operation, with a suitable external crystal, between 15 MHz and 26 MHz.

An external oscillator may be used to supply clock frequencies between 15 MHz and 26 MHz. The external oscillator should be directly connected to XOSC2, terminal 24. The other oscillator terminal (XOSC1, terminal 23) should be left open or can be used as a buffered version of the signal applied at terminal 24 (see Figure 14). The same crystal or externally supplied oscillator signal is used to derive both the transmit and receive frequencies.

![Figure 14. Applying an External Oscillator Signal](image)

direct digital synthesizer

general principles of DDS operation

In general, a direct digital synthesizer (DDS) is based on the principle of generating a sinewave signal in the digital domain. Benefits include high precision, wide frequency range, a high degree of software programmability, and extremely fast lock times.

A block diagram of a typical DDS is shown in Figure 15. It generally consists of an accumulator, sine lookup table, a digital-to-analog converter, and a low-pass filter. All digital blocks are clocked by the reference oscillator.

![Figure 15. Typical DDS Block Diagram](image)
general principles of DDS operation (continued)

The DDS constructs an analog sine waveform using an N-bit adder counting up from 0 to $2^N$ in steps of the frequency register, whereby generating a digital ramp waveform. Each number in the N-bit output register is used to select the corresponding sine wave value out of the sine lookup table. After the digital-to-analog conversion, a low-pass filter is necessary to suppress unwanted spurious responses.

The analog output signal can be used as a reference input signal for a phase locked loop. The PLL circuit then multiplies the reference frequency by a predefined factor.

TRF6900A direct digital synthesizer implementation

A block diagram of the DDS implemented in the TRF6900A is shown in Figure 16. It consists of a 24-bit accumulator clocked by the reference oscillator along with control logic settings.

![Figure 16. DDS Block Diagram as Implemented in the TRF6900A](image)

The frequency of the reference oscillator, $f_{ref}$, is the DDS sample frequency, which also determines the maximum DDS output frequency. Together with the accumulator width (in bits), the frequency resolution of the DDS can be calculated. Multiplied by the divider ratio (prescaler) of the PLL, $N$, the minimum frequency step size of the TRF6900A is calculated as follows:

$$\Delta f = N \times \frac{f_{ref}}{2^{24}}$$

The 24-bit accumulator can be programmed via two 22-bit frequency setting registers (the A-word determines the mode0 frequency, the B-word determines the mode1 frequency) with the two MSB bits set to zero. Consequently, the maximum bit weight of the DDS system is reduced to 1/8 (see Figure 17). This bit weight corresponds to a VCO output frequency of $(f_{ref}/8) \times N$. Depending on the MODE terminal’s (terminal 17) logic level, the internal mode select logic loads the frequency register with either the DDS_0 or DDS_1 frequency (see Figure 16 and Figure 17).
TRF6900A direct digital synthesizer implementation (continued)

- DDS Frequency Setting For Mode 0/1
  - From A-Word/B-Word

- DDS Frequency Register
  - MSB: 23 22 21 20 . . .
  - LSB: 4 3 2 1 0
  - Bit weight: 1/2 1/4 1/8 1/16 . . .

- FSK Frequency Deviation Register – DEV
  - MSB: 9 8 7 6 5 4 3 2 1 0
  - LSB: 0

Figure 17. Implementation of the DDS Frequency and FSK Frequency Deviation in the DDS Frequency Register

The VCO output frequency, $f_{out}$, which is dependent on the DDS_x frequency settings (DDS_0 in the A-word or DDS_1 in the B-word), can be calculated as follows:

$$f_{out} = DDS_x \times N \times \frac{f_{ref}}{2^{24}} = N \times \frac{f_{ref} \times DDS_x}{2^{24}}$$

If FSK modulation is selected (MM=0; C-Word, bit 16) the 8-bit FSK deviation register can be used to program the frequency deviation of the 2-FSK modulation. Figure 17 illustrates where the 8 bits of the FSK deviation register map into the 24-bit DDS frequency register. Since the two LSBs are set to zero, the total FSK deviation can be determined as follows:

$$\Delta f_{2-FSK} = N \times \frac{DEV \times f_{ref}}{2^{22}}$$

Hence, the 2-FSK frequency, set by the level of TX_DATA, is calculated as follows:

$$f_{out1:TX\_DATA}=\text{Low} = N \times \frac{f_{ref} \times DDS_x}{2^{24}} \quad f_{out2:TX\_DATA}=\text{High} = N \times \frac{f_{ref} \times (DDS_x + 4 \times DEV)}{2^{24}}$$

This frequency modulated output signal is used as a reference input signal for the PLL circuit.

Note that the frequencies $f_{out1}$ and $f_{out2}$ are centered about the frequency $f_{center} = (f_{out1} + f_{out2})/2$. When transmitting FSK, $f_{center}$ is considered to be the effective carrier frequency and any receiver local oscillator (LO) should be set to the same $f_{center}$ frequency ± the receiver’s IF frequency ($f_{IF}$) for proper reception and demodulation.

For the case of low-side injection, the receiver LO would be set to $f_{LO} = f_{center} - f_{IF}$. Using low-side injection, the received data at terminal 28, DATA_OUT, would be inverted from the transmitted data applied at terminal 19, TX_DATA. Conversely, for high-side injection, the receiver LO would be set to $f_{LO} = f_{center} + f_{IF}$. Using high-side injection, the received data would be the same as the transmitted data.

In addition, when the TRF6900A is placed in receive mode, it is recommended that the TX_DATA terminal be kept low. In this manner, the actual LO frequency injected into the mixer is $f_{out1} = f_{LO}$. If TX_DATA is set high, the contents of the deviation register would offset the receiver LO resulting in poor receiver sensitivity.
TRF6900A direct digital synthesizer implementation (continued)

Channel width (frequency deviation) for 2-FSK modulation and channel spacing are software programmable. The minimum channel width and minimum channel spacing depend on the RF system frequency plan.

Since the DDS registers are static, preprogrammed values are retained during standby mode. This feature greatly reduces turnon time, reduces current consumption when coming out of standby mode, and enables very fast lock-times. The PLL lock-times ultimately determine when data can be transmitted or received.

**phase-locked loop**

The phase-locked loop (PLL) of the TRF6900A consists of a phase detector (PD) and a frequency acquisition aid (FD), two charge pumps, an external loop filter, a voltage controlled oscillator (VCO), and a programmable fixed prescaler (N-divider) in the feedback loop (see Figure 18).

The PLL as implemented in the TRF6900A multiplies the DDS output frequency and further suppresses the unwanted spurious signals produced by the direct digital synthesizer.

![Figure 18. Basic PLL Structure](image)

**VCO**

A modified Colpitts oscillator architecture with an external resonant circuit is used for the TRF6900A. The internal bias current network adjusts the signal amplitude of the VCO. This allows a wide range of Q-factors (30…60) for the external tank circuit.

The VCO can be bypassed by applying an external RF signal at VCO_TANK2, terminal 14. To drive the internal PLL and power amplifier, a typical level of −10 dBm should be applied. When an external VCO is used, the x_VCO bit should be set to 0.

**phase detector and charge pumps**

The TRF6900A contains two charge pumps for locking to the desired frequency: one for coarse tuning of the frequency differences (called the frequency acquisition aid), and one for fine tuning of the phase differences (used in conjunction with the phase detector).

The XOR phase detector and charge pumps produce a mean output current that is proportional to the phase difference between the reference frequency and the VCO frequency divided by N; N=256 or 512. The TRF6900A generates the current pulses IPD_1 during normal operation (PLL locked).

An additional slip detector and acquisition aid charge pump generates current pulses at terminal PD_OUT2 during the lock-in of the PLL. This charge pump is turned off when the PLL locks in order to reduce current consumption. The multiplication factor of the acquisition aid current IPD_2 can be programmed by three bits (APLL) in the C-word.

The slip detector output, PD_OUT2, at terminal 9 should be connected directly to the loop filter capacitor C1, as in Figure 21. The nominal charge pump current I0 is determined by the external resistor RPD, connected to terminal 8, and can be calculated as follows:

\[ I_0 = \frac{7 \text{V}}{R_{PD}} \]
phase detector and charge pumps (continued)

During normal operation (PLL locked), the acquisition aid charge pump is disabled and the maximum charge pump current $I_{PD_1}$ is determined by the nominal value $I_0$ (see Figure 19).

![Figure 19. Normal Operation Charge Pump Current, $I_{PD_1}$](image)

Each time the PLL is in an unlocked condition, the acquisition aid charge pump generates current pulses $I_{PD_2}$. The $I_{PD_2}$ current pulses are $APLL$ times larger than $I_0$ (see Figure 20).

![Figure 20. Acquisition Aid, $I_{PD_2}$, and Normal Operation, $I_{PD_1}$, Charge Pump Currents](image)

programmable divider

The internal divider ratio, $N$, can be set to 256 or 512 via the C-word. Since a higher divider ratio adds additional noise within the multiplication loop, the lowest divider ratio possible for the target application should be used.

loop filter

Loop filter designs are a balance between lock-time, noise, and spurious suppression. For the TRF6900A, common loop filter design rules can be used to determine an appropriate low-pass filter. Standard formulas can be used as a first approach to calculate a basic loop filter. Figure 21 illustrates a basic 3rd-order loop filter.

![Figure 21. Basic 3rd-Order Loop Filter Structure](image)

For maximum suppression of the unwanted frequency components, the loop filter bandwidth should generally be made as narrow as possible. At the same time, the filter bandwidth has to be wide enough to allow for the 2-FSK modulation and appropriate lock-time. A detailed simulation of the phase-locked loop should be performed and later verified on PCB implementations.
power amplifier

The power amplifier (PA) can be programmed via two bits (P0 and P1 in the D-word) to provide varying output power levels. Several control loops are implemented internally to set the output power and to minimize the sensitivity of the power amplifier to temperature, load impedance, and power supply variations. The output stage of the PA usually operates in Class-C and enables easy impedance matching. PA_OUT, terminal 5, is an open collector output terminal.

Figure 22. Power Amplifier Output Impedance (S22) at Device Terminal 5
PRINCIPLES OF OPERATION

serial control interface

A 3-wire unidirectional serial bus (CLOCK, DATA, STROBE) is used to program the TRF6900A (see Figure 23). The internal registers contain all user programmable variables including the DDS frequency setting registers as well as all control registers.

At each rising edge of the CLOCK signal, the logic value on the DATA terminal is written into a 24-bit shift register. Setting the STROBE terminal high loads the programmed information into the selected latch. While the STROBE signal is high, the DATA and CLOCK lines must be low (see Figure 2). Since the CLOCK and STROBE signals are asynchronous, care should be taken to ensure these signals remain free of glitches and noise.

As additional leading bits are ignored, only the least significant 24 bits are serial-clocked into the shift register. Due to the static CMOS design, the serial interface consumes virtually no current and it can be programmed in active as well as in standby mode.

![Diagram of Serial Interface Block Diagram](image)

The control words are 24 bits in length. The first incoming bit functions as the most significant bit (MSB).

To fully program the TRF6900A, four 24-bit words must be sent: the A-, B-, C-, and D-word. If individual bits within a word are to be changed, then it is sufficient to program only the appropriate 24-bit word.

The definition of the control words are illustrated in Figure 24. Tables 1, 2, and 3 describe the function of each parameter.

The E-Latch, addressed by an ADDR equal to 111, is reserved for test purposes and should not be used. Inadvertently addressing the E-Latch activates the test modes of the TRF6900A.

If the test mode has been inadvertently activated, it can only be exited by switching VCC on and off or by clearing the E-Latch. The E-Latch can be cleared by addressing it and resetting its entire contents by programming 1110 0000 0000 0000 0000 0000.

As part of a proper power-up sequence, it is recommended to clear the E-Latch each time VCC is applied before starting further operations with the TRF6900A.
**PRINCIPLES OF OPERATION**

### A-Word (Programming of DDS_0)

<table>
<thead>
<tr>
<th>ADDR</th>
<th>MSB</th>
<th>LSB</th>
</tr>
</thead>
<tbody>
<tr>
<td>23</td>
<td>22</td>
<td>21</td>
</tr>
<tr>
<td>20</td>
<td>19</td>
<td>18</td>
</tr>
<tr>
<td>17</td>
<td>16</td>
<td>15</td>
</tr>
<tr>
<td>14</td>
<td>13</td>
<td>12</td>
</tr>
<tr>
<td>11</td>
<td>10</td>
<td>9</td>
</tr>
<tr>
<td>8</td>
<td>7</td>
<td>6</td>
</tr>
<tr>
<td>5</td>
<td>4</td>
<td>3</td>
</tr>
<tr>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

DDS Frequency Setting for Mode0 (DDS_0 [21:0])

### B-Word (Programming of DDS_1)

<table>
<thead>
<tr>
<th>ADDR</th>
<th>MSB</th>
<th>LSB</th>
</tr>
</thead>
<tbody>
<tr>
<td>23</td>
<td>22</td>
<td>21</td>
</tr>
<tr>
<td>20</td>
<td>19</td>
<td>18</td>
</tr>
<tr>
<td>17</td>
<td>16</td>
<td>15</td>
</tr>
<tr>
<td>14</td>
<td>13</td>
<td>12</td>
</tr>
<tr>
<td>11</td>
<td>10</td>
<td>9</td>
</tr>
<tr>
<td>8</td>
<td>7</td>
<td>6</td>
</tr>
<tr>
<td>5</td>
<td>4</td>
<td>3</td>
</tr>
<tr>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

DDS Frequency Setting for Mode1 (DDS_1 [21:0])

### C-Word (Control Register for PLL, Data Slicer and Mode1 Settings)

<table>
<thead>
<tr>
<th>ADDR</th>
<th>MSB</th>
<th>LSB</th>
</tr>
</thead>
<tbody>
<tr>
<td>23</td>
<td>22</td>
<td>21</td>
</tr>
<tr>
<td>20</td>
<td>19</td>
<td>18</td>
</tr>
<tr>
<td>17</td>
<td>16</td>
<td>15</td>
</tr>
<tr>
<td>14</td>
<td>13</td>
<td>12</td>
</tr>
<tr>
<td>11</td>
<td>10</td>
<td>9</td>
</tr>
<tr>
<td>8</td>
<td>7</td>
<td>6</td>
</tr>
<tr>
<td>5</td>
<td>4</td>
<td>3</td>
</tr>
<tr>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Mode1 Control Register [12:0]

<table>
<thead>
<tr>
<th>ADDR</th>
<th>MSB</th>
<th>LSB</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>0</td>
<td>1</td>
</tr>
</tbody>
</table>

PLL, NPLL, MM, SLCTL, PLL_VCO, PA, SLC, LPF, SW, RSSI, LIM, IF, MIX, LNAM

### D-Word (Control Register for Modulation and Mode0 Settings)

<table>
<thead>
<tr>
<th>ADDR</th>
<th>MSB</th>
<th>LSB</th>
</tr>
</thead>
<tbody>
<tr>
<td>23</td>
<td>22</td>
<td>21</td>
</tr>
<tr>
<td>20</td>
<td>19</td>
<td>18</td>
</tr>
<tr>
<td>17</td>
<td>16</td>
<td>15</td>
</tr>
<tr>
<td>14</td>
<td>13</td>
<td>12</td>
</tr>
<tr>
<td>11</td>
<td>10</td>
<td>9</td>
</tr>
<tr>
<td>8</td>
<td>7</td>
<td>6</td>
</tr>
<tr>
<td>5</td>
<td>4</td>
<td>3</td>
</tr>
<tr>
<td>2</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Modulation Register [20:13]

<table>
<thead>
<tr>
<th>ADDR</th>
<th>MSB</th>
<th>LSB</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

PLL, VCO, PA, SLC, LPF, SW, RSSI, LIM, IF, MIX, LNAM

**NOTE:** Start programming with MSB and ensure that the CLOCK and DATA lines are low during the rising edge of the strobe signal.

*Figure 24. Serial Control Word Format*
### PRINCIPLES OF OPERATION

#### Table 1. Mode0 Control Register Description (D-Word)

<table>
<thead>
<tr>
<th>SYMBOL</th>
<th>BIT LOCATION</th>
<th>NUMBER OF BITS</th>
<th>DESCRIPTION</th>
<th>INITIAL SETTINGS AFTER POWER-UP</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>DEFAULT STATE</td>
</tr>
<tr>
<td>0_LNAM</td>
<td>[1:0]</td>
<td>2</td>
<td>Low-noise amplifier operation mode</td>
<td>Disabled</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>L1 L0</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>0 0 : LNA disabled</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>0 1 : LNA enable – low-gain mode</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>1 0 : LNA disabled</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>1 1 : LNA enable – normal operation mode</td>
<td></td>
</tr>
<tr>
<td>0_MIX</td>
<td>[2]</td>
<td>1</td>
<td>Enable mixer</td>
<td>1: enabled</td>
</tr>
<tr>
<td>0_IF</td>
<td>[3]</td>
<td>1</td>
<td>Enable 1st IF amplifier</td>
<td>1: enabled</td>
</tr>
<tr>
<td>0_LIM</td>
<td>[4]</td>
<td>1</td>
<td>Enable limiter</td>
<td>1: enabled</td>
</tr>
<tr>
<td>0_RSSI</td>
<td>[5]</td>
<td>1</td>
<td>Enable RSSI</td>
<td>1: enabled</td>
</tr>
<tr>
<td>0_SW</td>
<td>[6]</td>
<td>1</td>
<td>Data switch</td>
<td>Routed to Demodulator</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>0 : LPF amplifier input routed to demodulator (FSK/FM)</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>1 : LPF amplifier input routed to RSSI (OOK/ASK)</td>
<td></td>
</tr>
<tr>
<td>0_LPFI</td>
<td>[7]</td>
<td>1</td>
<td>Enable LPF amplifier</td>
<td>1: enabled</td>
</tr>
<tr>
<td>0_SLC</td>
<td>[8]</td>
<td>1</td>
<td>Enable data slicer</td>
<td>1: enabled</td>
</tr>
<tr>
<td>0_PA</td>
<td>[10:9]</td>
<td>2</td>
<td>Power amplifier mode</td>
<td>Disabled</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>P1 P0</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>0 0 : disabled</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>0 1 : 10-dB attenuation, enable modulation via TX_DATA</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>1 0 : 20-dB attenuation, enable modulation via TX_DATA</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>1 1 : 0-dB attenuation, enable modulation via TX_DATA</td>
<td></td>
</tr>
<tr>
<td>0_VCO</td>
<td>[11]</td>
<td>1</td>
<td>During operation, this bit should always be enabled (1: enabled), unless an external VCO is used.</td>
<td>Disabled</td>
</tr>
<tr>
<td>0_PLL</td>
<td>[12]</td>
<td>1</td>
<td>Enable PLL (DDS system, RF, VCO, divider, phase comparator and charge pump)</td>
<td>1: enabled</td>
</tr>
</tbody>
</table>

**NOTE:** The FM/FSK demodulator is automatically enabled if the limiter and low-pass amplifier are enabled and the data switch is set to FSK reception.
### PRINCIPLES OF OPERATION

#### Table 2. Mode1 Control Register Description (C-Word)

<table>
<thead>
<tr>
<th>SYMBOL</th>
<th>BIT LOCATION</th>
<th>NUMBER OF BITS</th>
<th>DESCRIPTION</th>
<th>INITIAL SETTINGS AFTER POWER-UP</th>
</tr>
</thead>
</table>
| 1_LNAM | [1:0]        | 2              | Low-noise amplifier operation mode  
          |               |               | L1  L0  
          |               |               | 0  0  : LNA disabled  
          |               |               | 0  1  : LNA enable – low-gain mode  
          |               |               | 1  0  : LNA disabled  
          |               |               | 1  1  : LNA enable – normal operation mode  | Disabled 0b |
| 1_MIX  | [2]          | 1              | Enable mixer  
          |               | 1: enabled 0: disabled  | Disabled 0b |
| 1_IF   | [3]          | 1              | Enable 1st IF amplifier  
          |               | 1: enabled 0: disabled  | Disabled 0b |
| 1_LIM  | [4]          | 1              | Enable limiter  
          |               | 1: enabled 0: disabled  | Disabled 0b |
| 1_RSSI | [5]          | 1              | Enable RSSI  
          |               | 1: enabled 0: disabled  | Disabled 0b |
| 1_SW   | [6]          | 1              | Data switch  
          |               | 0: LPF amplifier input routed to demodulator (FSK/FM)  
          |               | 1: LPF amplifier input routed to RSSI (OOK/ASK)  | Routed to Demodulator 0b |
| 1_LPF  | [7]          | 1              | Enable LPF amplifier  
          |               | 1: enabled 0: disabled  | Disabled 0b |
| 1_SLC  | [8]          | 1              | Enable data slicer  
          |               | 1: enabled 0: disabled  | Disabled 0b |
| 1_PA   | [10:9]       | 2              | Power amplifier mode  
          |               | P1  P0  
          |               | 0  0  : disabled  
          |               | 0  1  : 10-dB attenuation, enable modulation via TX_DATA  
          |               | 1  0  : 20-dB attenuation, enable modulation via TX_DATA  
          |               | 1  1  : 0-dB attenuation, enable modulation via TX_DATA  | Disabled 0b |
| 1_VCO  | [11]         | 1              | During operation, this bit should always be enabled (1: enabled), unless an external VCO is used.  | Disabled 0b |
| 1_PLL  | [12]         | 1              | Enable PLL (DDS system, VCO, RF divider, phase comparator and charge pump)  
          |               | 1: enabled 0: disabled  | Disabled 0b |

**NOTE:** The FM/FSK demodulator is automatically enabled if the limiter and low-pass amplifier are enabled and the data switch is set to FSK reception.
Table 3. Miscellaneous Control Register Description

<table>
<thead>
<tr>
<th>SYMBOL</th>
<th>WORD</th>
<th>BIT LOCATION</th>
<th>NUMBER OF BITS</th>
<th>DESCRIPTION</th>
<th>INITIAL SETTINGS AFTER POWER-UP</th>
</tr>
</thead>
<tbody>
<tr>
<td>DDS_0</td>
<td>A-word</td>
<td>[21:0]</td>
<td>22</td>
<td>DDS frequency setting in Mode0</td>
<td>Zero</td>
</tr>
<tr>
<td>DDS_1</td>
<td>B-word</td>
<td>[21:0]</td>
<td>22</td>
<td>DDS frequency setting in Mode1</td>
<td>Zero</td>
</tr>
<tr>
<td>DEV</td>
<td>D-word</td>
<td>[20:13]</td>
<td>8</td>
<td>FSK frequency deviation register</td>
<td>Zero</td>
</tr>
<tr>
<td>SLCTL</td>
<td>C-word</td>
<td>[15]</td>
<td>1</td>
<td>Slicer mode select bit</td>
<td>Hold mode</td>
</tr>
<tr>
<td>APLL</td>
<td>C-word</td>
<td>[20:18]</td>
<td>3</td>
<td>Acceleration factor for the frequency acquisition aid charge pump</td>
<td>Zero</td>
</tr>
<tr>
<td>NPLL</td>
<td>C-word</td>
<td>[17]</td>
<td>1</td>
<td>PLL divider ratio</td>
<td>256</td>
</tr>
<tr>
<td>MM</td>
<td>C-word</td>
<td>[16]</td>
<td>1</td>
<td>Modulation mode select. Sets the behavior of pin TX_DATA to FSK data input.</td>
<td>FSK mode</td>
</tr>
</tbody>
</table>

### operating modes

Tables 4 and 5 illustrate operating modes and transmit frequencies as set by the STDBY, MODE and TX_DATA terminals used in conjunction with the DDS frequency settings.

#### Table 4. Transmitting Data in FSK Mode (MM bit set to 0)

<table>
<thead>
<tr>
<th>TERMINAL</th>
<th>TRANSMIT FREQUENCY</th>
</tr>
</thead>
<tbody>
<tr>
<td>STDBY</td>
<td>MODE</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
</tr>
</tbody>
</table>

#### Table 5. Operating Mode Per STDBY Terminal

<table>
<thead>
<tr>
<th>STDBY</th>
<th>OPERATING MODE</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>Standby/programming mode – power down of all blocks</td>
</tr>
<tr>
<td>1</td>
<td>Operating mode and programming mode</td>
</tr>
</tbody>
</table>

Two independent operating modes, Mode0 and Mode1, allow extremely fast switching between two preprogrammed settings by toggling the MODE terminal. Each mode can be viewed as a bank of configuration registers which store the frequency settings and the enable/disable settings for each functional block of the TRF6900A. The MODE terminal is then used to asynchronously switch between Mode0 and Mode1 as shown in Figure 25. Several examples of operating sequences are shown in Table 6.
PRINCIPLES OF OPERATION

operating modes (continued)

Figure 25. Interaction Between MODE Terminal and Preprogrammed Mode0 and Mode1 Control Registers

Table 6. Operating Mode Examples

<table>
<thead>
<tr>
<th>FUNCTION/DESCRIPTION</th>
<th>MODE0</th>
<th>MODE1</th>
</tr>
</thead>
<tbody>
<tr>
<td>Receive polling with frequency hopping, or scan band</td>
<td>Receive on frequency 0</td>
<td>Receive on frequency 1</td>
</tr>
<tr>
<td>Transmit and receive on different frequencies</td>
<td>Transmit on frequency 0</td>
<td>Receive on frequency 1</td>
</tr>
<tr>
<td>Broadcast on one frequency and receive on another</td>
<td>Transmit on frequency 0</td>
<td>Receive on frequency 1</td>
</tr>
<tr>
<td>(broadcast channel)</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Rapid switch between receive and power saving mode (keep</td>
<td>Receive on frequency 0</td>
<td>All blocks off except DDS, VCO, and PLL</td>
</tr>
<tr>
<td>DDS/VCO running)</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Emulate FSK transmit operation using the MODE terminal for</td>
<td>Transmit on frequency 0</td>
<td>Transmit on frequency 0 + deviation</td>
</tr>
</tbody>
</table>
operating modes (continued)

Figure 26 illustrates how the user of the TRF6900A can preload the serial control words while in standby/programming mode and then receive baseband data while in operating mode.

---

Figure 26. Preloading Serial Control Word and Receiving Baseband Data
APPLICATION INFORMATION

A typical application schematic for an FSK system operating in the 868-MHz to 870-MHz European ISM band is shown in Figure 27.

Figure 27. Typical Application Schematic for 868-MHz to 870-MHz European ISM Band
## APPLICATION INFORMATION

**external component list (5% tolerance unless otherwise noted) for Figure 27**

<table>
<thead>
<tr>
<th>DESIGNATOR</th>
<th>DESCRIPTION (SIZE)</th>
<th>VALUE</th>
<th>MANUFACTURER</th>
<th>PART NUMBER/COMMENTS</th>
</tr>
</thead>
<tbody>
<tr>
<td>C1</td>
<td>Capacitor</td>
<td>8.2 nF</td>
<td></td>
<td></td>
</tr>
<tr>
<td>C2</td>
<td>Capacitor</td>
<td>820 pF</td>
<td></td>
<td></td>
</tr>
<tr>
<td>C4</td>
<td>Capacitor</td>
<td>3.3 pF</td>
<td></td>
<td></td>
</tr>
<tr>
<td>C5</td>
<td>Capacitor</td>
<td>150 pF</td>
<td></td>
<td></td>
</tr>
<tr>
<td>C6</td>
<td>Capacitor</td>
<td>470 nF</td>
<td></td>
<td></td>
</tr>
<tr>
<td>C7</td>
<td>Capacitor</td>
<td>100 pF</td>
<td></td>
<td></td>
</tr>
<tr>
<td>C8</td>
<td>Capacitor</td>
<td>150 pF</td>
<td></td>
<td></td>
</tr>
<tr>
<td>C9</td>
<td>Capacitor</td>
<td>1.2 pF</td>
<td></td>
<td></td>
</tr>
<tr>
<td>C15</td>
<td>Capacitor</td>
<td>47 nF</td>
<td></td>
<td></td>
</tr>
<tr>
<td>C16</td>
<td>Capacitor</td>
<td>18 nF</td>
<td></td>
<td></td>
</tr>
<tr>
<td>C17</td>
<td>Capacitor</td>
<td>100 pF</td>
<td>1% tolerance</td>
<td></td>
</tr>
<tr>
<td>C18</td>
<td>Capacitor</td>
<td>220 pF</td>
<td></td>
<td></td>
</tr>
<tr>
<td>C19</td>
<td>Capacitor</td>
<td>15 pF</td>
<td></td>
<td></td>
</tr>
<tr>
<td>C20</td>
<td>Capacitor</td>
<td>12 nF</td>
<td></td>
<td></td>
</tr>
<tr>
<td>C21</td>
<td>Capacitor</td>
<td>15 pF</td>
<td></td>
<td></td>
</tr>
<tr>
<td>C22</td>
<td>Capacitor</td>
<td>15 pF</td>
<td></td>
<td></td>
</tr>
<tr>
<td>C23</td>
<td>Capacitor</td>
<td>3.3 pF</td>
<td></td>
<td></td>
</tr>
<tr>
<td>C24</td>
<td>Capacitor</td>
<td>6.8 pF</td>
<td></td>
<td></td>
</tr>
<tr>
<td>C40</td>
<td>Capacitor</td>
<td>150 pF</td>
<td></td>
<td></td>
</tr>
<tr>
<td>C41</td>
<td>Capacitor</td>
<td>150 pF</td>
<td></td>
<td></td>
</tr>
<tr>
<td>L1</td>
<td>Coil</td>
<td>5.6 nH</td>
<td>Murata</td>
<td>LQW1608</td>
</tr>
<tr>
<td>L2</td>
<td>Coil</td>
<td>6.8 nH</td>
<td>Murata</td>
<td>LQW1608</td>
</tr>
<tr>
<td>L3</td>
<td>Coil</td>
<td>12 nH</td>
<td>Murata</td>
<td>LQW1608</td>
</tr>
<tr>
<td>L4</td>
<td>Coil</td>
<td>33 nH</td>
<td>Murata</td>
<td>LQW1608</td>
</tr>
<tr>
<td>L7</td>
<td>Coil</td>
<td>2.2 µH</td>
<td>Murata</td>
<td>LQH1N2RZJ04, 5% tolerance</td>
</tr>
<tr>
<td>L8</td>
<td>Coil</td>
<td>10 nH</td>
<td>Murata</td>
<td>LQW1608, 5% tolerance</td>
</tr>
<tr>
<td>R1</td>
<td>Resistor</td>
<td>10 kΩ</td>
<td></td>
<td></td>
</tr>
<tr>
<td>R2</td>
<td>Resistor</td>
<td>8.2 kΩ</td>
<td></td>
<td></td>
</tr>
<tr>
<td>R3</td>
<td>Resistor</td>
<td>68 kΩ</td>
<td></td>
<td></td>
</tr>
<tr>
<td>R4</td>
<td>Resistor</td>
<td>Optional</td>
<td></td>
<td></td>
</tr>
<tr>
<td>R5</td>
<td>Resistor</td>
<td>22 kΩ</td>
<td></td>
<td></td>
</tr>
<tr>
<td>R6</td>
<td>Resistor</td>
<td>1 MΩ</td>
<td></td>
<td></td>
</tr>
<tr>
<td>R7</td>
<td>Resistor</td>
<td>820 Ω</td>
<td></td>
<td></td>
</tr>
<tr>
<td>R8</td>
<td>Resistor</td>
<td>100 kΩ</td>
<td></td>
<td></td>
</tr>
<tr>
<td>R28</td>
<td>Resistor</td>
<td>5.6 kΩ</td>
<td></td>
<td></td>
</tr>
<tr>
<td>V1</td>
<td>Varactor diode</td>
<td>SMV1233-011</td>
<td>Alpha Industries</td>
<td></td>
</tr>
<tr>
<td>CQ1</td>
<td>Crystal</td>
<td>18 MHz</td>
<td>CMAC Frequency Products</td>
<td>CX-1 SMI</td>
</tr>
<tr>
<td>BPF1</td>
<td>Filter</td>
<td></td>
<td>Murata</td>
<td>SFECV10.7MJ-Z, 10.7-MHz IF filter</td>
</tr>
<tr>
<td>BPF2</td>
<td>Filter</td>
<td></td>
<td>Murata</td>
<td>SFECV10.7MJ-Z, 10.7-MHz IF filter</td>
</tr>
</tbody>
</table>
APPLICATION INFORMATION

A typical application schematic for an FSK system operating in the 902-MHz to 928-MHz North American ISM band is shown in Figure 28.

---

**Figure 28. Typical Application Schematic for 902 to 928 MHz North American ISM Band**

**external component list (5% tolerance unless otherwise noted) for Figure 28**

<table>
<thead>
<tr>
<th>DESIGNATOR</th>
<th>DESCRIPTION (SIZE)</th>
<th>VALUE</th>
<th>MANUFACTURER</th>
<th>PART NUMBER/COMMENTS</th>
</tr>
</thead>
<tbody>
<tr>
<td>C1</td>
<td>Capacitor</td>
<td>750 pF</td>
<td></td>
<td></td>
</tr>
<tr>
<td>C2</td>
<td>Capacitor</td>
<td>100 pF</td>
<td></td>
<td></td>
</tr>
<tr>
<td>C3</td>
<td>Capacitor</td>
<td>0.5 pF</td>
<td></td>
<td></td>
</tr>
<tr>
<td>C4</td>
<td>Capacitor</td>
<td>3.3 pF</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
# Application Information

External component list (5% tolerance unless otherwise noted) for Figure 28 (continued)

<table>
<thead>
<tr>
<th>DESIGNATOR</th>
<th>DESCRIPTION (SIZE)</th>
<th>VALUE</th>
<th>MANUFACTURER</th>
<th>PART NUMBER/COMMENTS</th>
</tr>
</thead>
<tbody>
<tr>
<td>C5</td>
<td>Capacitor</td>
<td>1 nF</td>
<td></td>
<td></td>
</tr>
<tr>
<td>C6</td>
<td>Capacitor</td>
<td>1 nF</td>
<td></td>
<td></td>
</tr>
<tr>
<td>C7</td>
<td>Capacitor</td>
<td>100 pF</td>
<td></td>
<td></td>
</tr>
<tr>
<td>C8</td>
<td>Capacitor</td>
<td>0.1 µF</td>
<td></td>
<td></td>
</tr>
<tr>
<td>C9</td>
<td>Capacitor</td>
<td>1 pF</td>
<td></td>
<td></td>
</tr>
<tr>
<td>C15</td>
<td>Capacitor</td>
<td>0.1 µF</td>
<td></td>
<td></td>
</tr>
<tr>
<td>C17</td>
<td>Capacitor</td>
<td>100 pF</td>
<td>1% tolerance</td>
<td></td>
</tr>
<tr>
<td>C18</td>
<td>Capacitor</td>
<td>100 pF</td>
<td></td>
<td></td>
</tr>
<tr>
<td>C19</td>
<td>Capacitor</td>
<td>330 pF</td>
<td></td>
<td></td>
</tr>
<tr>
<td>C20</td>
<td>Capacitor</td>
<td>0.1 µF</td>
<td></td>
<td></td>
</tr>
<tr>
<td>C21</td>
<td>Capacitor</td>
<td>27 pF</td>
<td></td>
<td></td>
</tr>
<tr>
<td>C22</td>
<td>Capacitor</td>
<td>27 pF</td>
<td></td>
<td></td>
</tr>
<tr>
<td>C23</td>
<td>Capacitor</td>
<td>2.7 pF</td>
<td></td>
<td></td>
</tr>
<tr>
<td>C24</td>
<td>Capacitor</td>
<td>3.3 pF</td>
<td></td>
<td></td>
</tr>
<tr>
<td>C25</td>
<td>Capacitor</td>
<td>0.1 µF</td>
<td></td>
<td></td>
</tr>
<tr>
<td>C26</td>
<td>Capacitor</td>
<td>0.1 µF</td>
<td></td>
<td></td>
</tr>
<tr>
<td>C27</td>
<td>Capacitor</td>
<td>0.1 µF</td>
<td></td>
<td></td>
</tr>
<tr>
<td>C28</td>
<td>Capacitor</td>
<td>3 pF</td>
<td>Select at test (SAT), Do not place (DNP)</td>
<td></td>
</tr>
<tr>
<td>C29</td>
<td>Capacitor</td>
<td>0.1 µF</td>
<td></td>
<td></td>
</tr>
<tr>
<td>C30</td>
<td>Capacitor</td>
<td>0.1 µF</td>
<td></td>
<td></td>
</tr>
<tr>
<td>C31</td>
<td>Capacitor</td>
<td></td>
<td>Select at test (SAT), Do not place (DNP)</td>
<td></td>
</tr>
<tr>
<td>C32</td>
<td>Capacitor</td>
<td>4.7 pF</td>
<td></td>
<td></td>
</tr>
<tr>
<td>C33</td>
<td>Capacitor</td>
<td>0.1 µF</td>
<td></td>
<td></td>
</tr>
<tr>
<td>L1</td>
<td>Coil</td>
<td>4.7 nH</td>
<td>Murata</td>
<td>LQW1608</td>
</tr>
<tr>
<td>L2</td>
<td>Coil</td>
<td>10 nH</td>
<td>Murata</td>
<td>LQW1608</td>
</tr>
<tr>
<td>L3</td>
<td>Coil</td>
<td>8.2 nH</td>
<td>Murata</td>
<td>LQW1608</td>
</tr>
<tr>
<td>L4</td>
<td>Coil</td>
<td>18 nH</td>
<td>Murata</td>
<td>LQW1608</td>
</tr>
<tr>
<td>L7</td>
<td>Coil</td>
<td>2.2 µH</td>
<td>Murata</td>
<td>LQS33N2R2G04M00, 2% tolerance</td>
</tr>
<tr>
<td>L8</td>
<td>Coil</td>
<td>10 nH</td>
<td>Murata</td>
<td>LQW1608, 5% tolerance</td>
</tr>
<tr>
<td>R1</td>
<td>Resistor</td>
<td>10 kΩ</td>
<td></td>
<td></td>
</tr>
<tr>
<td>R2</td>
<td>Resistor</td>
<td>39 kΩ</td>
<td></td>
<td></td>
</tr>
<tr>
<td>R3</td>
<td>Resistor</td>
<td>300 kΩ</td>
<td></td>
<td></td>
</tr>
<tr>
<td>R4</td>
<td>Resistor</td>
<td>10 kΩ</td>
<td></td>
<td></td>
</tr>
<tr>
<td>R5</td>
<td>Resistor</td>
<td>39 kΩ</td>
<td></td>
<td></td>
</tr>
<tr>
<td>R6</td>
<td>Resistor</td>
<td>1 MΩ</td>
<td></td>
<td></td>
</tr>
<tr>
<td>R7</td>
<td>Resistor</td>
<td>100 Ω</td>
<td></td>
<td></td>
</tr>
<tr>
<td>R8</td>
<td>Resistor</td>
<td>10 kΩ</td>
<td></td>
<td></td>
</tr>
<tr>
<td>R9</td>
<td>Resistor</td>
<td>100 kΩ</td>
<td></td>
<td></td>
</tr>
<tr>
<td>V1, V2</td>
<td>Varactor diode</td>
<td></td>
<td>Alpha Industries</td>
<td>SMV1247–079</td>
</tr>
<tr>
<td>CQ1</td>
<td>Crystal</td>
<td>25.6 MHz or 26 MHz</td>
<td>ICM (International Crystal Manufacturing, Incorporated)</td>
<td>865842: 25.6 MHz 865850: 26 MHz</td>
</tr>
<tr>
<td>BPF1</td>
<td>Filter</td>
<td></td>
<td>Murata</td>
<td>SFECV10.7H-A, 10.7-MHz IF filter, DNP. If not used, replace with 0.1-µF capacitor.</td>
</tr>
<tr>
<td>BPF2</td>
<td>Filter</td>
<td></td>
<td>Murata</td>
<td>SFECV10.7H-A, 10.7-MHz IF filter</td>
</tr>
</tbody>
</table>
MECHANICAL DATA

PT (S-PQFP-G48)  PLASTIC QUAD FLATPACK

NOTES:
A. All linear dimensions are in millimeters.
B. This drawing is subject to change without notice.
C. Falls within JEDEC MS-026
D. This may also be a thermally enhanced plastic package with leads connected to the die pads.
IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI’s standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third–party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Mailing Address:

Texas Instruments
Post Office Box 655303
Dallas, Texas 75265

Copyright © 2001, Texas Instruments Incorporated